

# **Voltage Controlled Oscillator Design for PLL**

# Nitin Kumar1, Kamal Kumar2

<sup>1</sup>M.Tech Scholar, Department of Electronics & Communication Engineering, Maharishi Ved Vyas Engineering College, Jagadhari, Yamunanagar, Haryana, India <sup>2</sup> Assistant Professor, Department of Electronics & Communication Engineering, Maharishi Ved Vyas Engineering College, Jagadhari, Yamunanagar, Haryana, India

\*\*\*

**Abstract** - In spread spectrum, the code or clock synchronization is an important step in the decoding process. A digital phase locked loop can have many uses. If the data bits or clock bits are out of phase then the decoded bits could be decoded incorrectly. Also, if the decoder tries to decode the bits away from the centre of the bits then slight variations could cause the decoder to decode the wrong bit. Voltage controlled oscillator and Frequency division is the concept which is used in many electronics circuits. In the paper we have used the concept for frequency synthesizer used for PLL. The VCO is developed for PLL applicable for FM application with the help of VHDL programming language in Xilinx 14,2 software and the same is synthesized on SPARTAN 3E FPGA.

Key Words: Phase Lock Loop (PLL), Field Programmable Gate Array (FPGA), Very High Speed Integrated Circuit Hardware Description Language (VHDL).

# **1. INTRODUCTION**

Phase locked loops are closed-loop feedback systems consisting of both analog and digital components including a voltage controlled oscillator. They are used for the generation of an output signal the frequency of which (or that of a signal derived from it) is synchronized or locked to that of a reference input. Phase locked loops are used in many applications including signal generation, frequency synthesis, frequency modulation and demodulation, tone recognition, signal detection and filtering. They are available as reasonably priced integrated circuits and are often referred to in the abbreviated form as PLLs. PLL includes a frequency divider.

$$f_{d} = f_{ref} = \frac{f_{out}}{N} \qquad Equtation(1)$$
  
$$f_{out} = Nf_{ref} \qquad Equation(2)$$

The signal of frequency fd is generated by dividing the output frequency/out by a factor of Abusing a digital frequency divider circuit. This signal is compared to the reference input, fref by the phase detector. The output voltage of this is a function of the phase difference of the two inputs. The low-pass filtered output of the phase detector is used to control the frequency of the VCO. When the system is 'in lock' condition. Since the divisor N is easy to change in practice, a wide range of frequencies can be generated from a single reference. These frequencies have the accuracy and long-term stability of the original reference.

#### 2. DESIGN OF VCO

The circuit of a frequency phase-locked loop is shown in Fig 1. Ideally, the voltage-controlled oscillator (VCO) is set to produce an output frequency equal to fi when its input voltage is zero. The phase sensitive detector (PSD) is a circuit which produces an output voltage dependent upon the phase difference between its two input signals.



Fig. 1: A PLL used as an FM demodulator circuit as phasesensitive detector and VCO

There are several types, many of which produce zero output, after filtering, only when their inputs have a 90° phase difference. For simplicity, let's assume that ours produces zero output for zero phase difference. In the working of PLL, First, consider the situation when the FM input signal V<sub>i</sub> is unmodulated, so its frequency is fi. Assume the output from the VCO is fi too, so the output from the PSD and filter is zero. With zero input, the VCO produces fi as we assumed. Now consider an input signal Vi with increased, constant frequency. The waveforms of Fig. 2 apply to this case. Notice that the phase of the VCO lags that of Vi. As a result, the output of the low-pass filter



is a positive d.c. level. This is also the output of the PLL. This d.c. level is necessary to cause the VCO frequency to increase, to equal that of Vi. In this way the loop ensures that the frequency of the VCO tracks that of the modulated input signal. So the PPL output, which is also the VCO input, increases positively as input frequency increases, and increases negatively when the input frequency decreases. If the VCO is a type with frequency H nearly-related to its input voltage, then the PLL output, which is also the VCO input, is linearly-related to the modulated input signal's frequency. Thus the phase-locked loop provides an FM demodulator, with linearity equal to that of its VCO.



Fig. 2: Wave forms of the VCO

The most linear VCOs are square wave types. These are limited to frequencies of a few megahertz, which rules out their use at higher carrier frequencies. However, such carriers are usually shifted down in frequency, in the receiver, to an intermediate frequency (IF) at which demodulation takes place.

#### **3. RESULTS & DISCUSSION**

The Register Transfer Level (RTL) view of the developed chip of FM demolator is shown in Fig.3 and function simulation in Modelsim foftware is shown in Fig. 4. In the simulation results the clk and reset are the default input used for the synchronization and clock signal gives the clock pulse signal. The input signal of VCO is of 12 bit din (11:0) and output is dout(7:0) which can be count the VCO sequence upto 0-255.



Fig. 3: RTL view of VCO

L



Fig.4: Modelsim result of VCO

## HARDWARE SYNTHESIS SUMMARY

Device utilization report gives the percentage utilization of device hardware for the chip development of the chip. Device utilization report provides the information of no. of slices, no. of flip flops, no. of input LUTs, no. of bounded IOBs, and no of gated clocks (GCLKs) used in the implementation of design. Timing details are helpful in analysing the timing performance based on the information of delay, timing parameters such as minimum period, maximum frequency, minimum input arrival time before clock and maximum output required time after clock. Table 1 and Table 2 show the synthesis results as device utilization and timing parameters for voltage controller oscillator for PLL.

Table 1 Device utilization in VCO for PLL

| Device                        | Utilization       |     |
|-------------------------------|-------------------|-----|
| Number of Slices              | 120 out of 12480, | 1%  |
| Number of Slice<br>Flip Flops | 249 out of 12480, | 2%  |
| Number of 4<br>input LUTs     | 40 out of 493,    | 8%  |
| Number of<br>bonded IOBs      | 45 out of 172,    | 26% |
| Number of GCLKs               | 1 out of 32,      | 3%  |

Table 2 Timing parameters in VCO

| Timing parameter                        | Utilization |  |
|-----------------------------------------|-------------|--|
| Minimum period                          | 0.872 ns    |  |
| Maximum frequency                       | 275.00MHz   |  |
| Minimum input arrival time before clock | 3.70 ns     |  |
| Maximum time after the arrival of       | 1.870ns     |  |
| clock<br>Total memory usage             | 9635 kB     |  |



#### **CONCLUSIONS**

In the paper the design of VCO for PLL and FM application is developed with the e help of VHDL programming language. The functional check for the design is carried with different frequencies and tests. The design supports the frequency upto 275 MHZ. the memory utilization is 9635 kB, Minimum input arrival time before clock is 1.870 ns, and Maximum time after the arrival of clock. The results received by the modelsim simulation for the VCO for PLL are successfully synthesised on SPARTAN 3E FPGA.

#### REFERENCES

[1] A. V. Rylyakov, J. A. Tierno, D. Z. Turker, J.-O. Plouchart, H. A. Ainspan, D. Friedman, "A Modular All-Digital PLL Architecture Enabling Both 1-to-2GHz Operation in 65nm CMOS" IEEE International Solid-State Circuits Conference, Vol. 28, IEEE Xplorer 2008, pp (516-632).

[2] Amr M. Fahim, "Clock generators for SOC Processors" Kluwer Academic Publisher, 2005, pp (1-159).

[3] A.A. Abidi, "The path to the software-defined radio receiver", IEEE Journal of Solid-State Circuits, vol. 42, no. 5, pp. 954-966, 2007.

[4] Aggarwal MKCSP, Assaad R. Joint scheduling and resource allocation in the OFDMA downlink: utility maximization under imperfect channel-state information. IEEE Trans Signal Process 2011; Vol. 59, pp (589–604).

[5] Chua-Chin Wang, Gang- Neng Sung, Jian-Ming Huang, Li-Pin Lin "An 80 MHz PLL with 72.7 ps peak-to-peak jitter" Microelectronics Journal, Vol.38, Elsevier 2007, pp (716-721).

[6] C. Musolff, A. Neuberger, R. Kronberger, "Student competition for low-power consumption FM receiver design", IEEE Microwave Magazine, vol. 10, no. 1, pp. 133-137, 2009.

[7] Qingwen Han, Mi Huang, Tao Wang, Shumin Shang, Lingqiu Zeng, "Qos Routing Algorithm for Cognitive Radio Based on Channel Capacity and Interference", International Journal of Digital Content Technology and its Applications, vol.5, no.2, pp.267-274, February 2011.

[8] Roger L. Freeman, "Fundamentals of Telecommunications", John Wiley & Sons Inc., USA, pp. 32-33, 1999.

[9] R. Bagheri, A. Mirzaei, S. Chehrazi, M.E. Heidari, et al., "An 800-MHz–6-GHz software-defined wireless receiver in 90-nm CMOS", IEEE Journal of Solid-State Circuits, vol. 41, no.12, pp. 2860-2876, 2006. [10] S. Mahlooji, K. Mohammadi, "Very high resolution digital instantaneous frequency measurement receiver", 2009 International Conference on Signal Processing Systems, pp. 177-181, 2009.

## BIOGRAPHIES



Nitin Kumar, M.Tech Scholar, Department of Electronics & Engineering, Communication Maharishi Ved Vyas Engineering College, Jagadhari, Yamunanagar, Haryana, India. I completed my B.Tech in 2005. I have keen interest in communication field and its applications.