

# Asymmetric Cascaded Half Bridge Multi Level Inverter with Permanent Magnet Synchronous Motor (PMSM)

# P.Rajvalakshmi<sup>1</sup>, V.Praveen<sup>2</sup>

<sup>1</sup>Assistant Professor, Dept. of EEE, PBR Visvodaya Institute of Technology and Science, Kavali, A.P, India <sup>2</sup>Assistant Professor, Dept. of EEE, PSCMR College of Engineering & Technology, Vijayawada, A.P, India \_\_\_\_\_\*\*\*\_\_\_\_\_\_

Abstract -. In latest previous, countless multilevel architecture got here into existence. In this background, cascaded multilevel inverter (CMLI) is the promising structure. This kind of multilevel inverters synthesizes a medium voltage output centered on a sequence connection of vigor cells which use typical low-voltage aspect configurations. This attribute makes it possible for one to obtain high-fine output voltage and current waveforms. Nonetheless, when the number of phases rises switching components and the count of dc sources are also accelerated. This limitation grew to become a key motivation for the reward paper. In this paper, New uneven cascaded half of H bridge multilevel inverter with permanent magnet synchronous motor is pro<sup>30</sup> posed. It's pushed from the conventional asymmetric cascaded half H Bridge multilevel inverter. As a result, the proposed topology inherits its simplicity, flexibility and modularity in each building and control. The proposed topology switching pattern naturally reduces components voltage stress, switching losses and sooner or later decrees MLI dimension and fee. The validity of the proposed topology is validated with Matlab/Simulink design.

Key Words: Cascaded Multi level inverter, Total Harmonic Distortion (THD), Matlab/ Simulink.

# **1. INTRODUCTION**

The future of energy electronic devices is motivated by attention that electrical energy needs to be stored by creating better energy transformation converters [1]. Conventional two stages H- link inverter produces regular volts similar to the referrals. However, its failures are too much [2,3]. Hence, multilevel inverters (MLI) are utilized to address these issues. The idea of multilevel converters has been presented since 1975. The normal use of a MLI inverter is to synthesize a preferred outcome volts from several feedback DC resources. The larger the stairway outcome volts stages the better the outcome volts quality is [2,4]. The normal types of MLIs are, Fairly neutral Point held NPC, Flying capacitor FC and Cascaded H bridge CHB [5–7].

Cascaded H-bridge MLI topology CHB is the most appealing topology in MLI. It is easy in development and control with variety of manipulate approaches [8,9]. CHB multilevel inverters attain bigger quantity of output voltage levels than twice the number of dc sources. Additionally, the series of H-

bridges makes modularized design and packaging. Even though CHB multilevel inverters have good modularity they use higher quantity of switching components and dc sources [4.6].

In Irregular configuration rate of DC currents for each H-bridge can be modified. For assume if feedback currents are modified in the rate of 1:2 and 1:3 then inverters will produce seven stage,9 stage and 11 stage outcome waveforms respectively. But in this configuration more than one H-bridge is essential to generate resulting waveform. However, asymmetrical configuration can be provided by modifying the feedback currents to H-bridge. In this case, only one H-bridge is sufficient. Thus, many of modifying elements are reduced in order to obtain large amount of outcome stages.

On opposite, asymmetric MLI configuration are much extra efficient methodology to make use of DC sources. Non-equal DC sources Vdcn are utilized rather of equal ones in symmetric configuration. This gives more flexibility in combining different values of Vdc sources to one another.

Consequently, it produces extra output voltage levels with the equal quantity of utilized Vdcn and switches compared to symmetric procedure in identical MLI configurations [10, 12].

# 2. ASYMMETRICAL CONFIGURATIONS OF CHB INVERTER

#### Asymmetrical configuration with symmetrical output voltages across each H-Bridges:

The DC voltages of the H-bridge power cells introduced in the preceding section are all the same. Alternatively different dc voltages may be selected for the power cells [14]. Fig. 2(a) is constructed with unequal dc voltages, but of integer multiples magnitude dc sources. A switching scheme is implemented that renders an equal voltage stepped waveform. With (m 1)/2 number of dc sources *m* levels are achieved and (*m* 1) numbers of odd harmonics are eliminated. Consequently, a number of sources required are halved.

Conversely, Fourier expansion of equal voltage steps is given by the following:



#### Figure 1.(a) Asymmetrical thirteen-level CHB inverter, (b) simulation verification of thirteen-level CHB multilevel inverter, (c) FFT spectrum

Thus, with the help of switching scheme, a number of voltage levels can be increased without necessarily increasing the number of H-bridge cells in cascade. This permits more voltage steps in the inverter and thereby yields improved voltage waveform for the same number of power cells. In the pre- sent structure the dc voltages for *H-bridges* are chosen as  $V_{DC}$ , 2  $V_{DC}$ , and 3  $V_{DC}$  respectively. The three-cell inverter leg is able to produce thirteen level voltage waveform; that is, volt- age waveform constitutes  $6V_{DC}$ , 5  $V_{DC}$ , 4  $V_{DC}$ , 3  $V_{DC}$ , 2  $V_{DC}$ , 0,  $-V_{DC}$ ,  $-2 V_{DC}$ ,  $-3 V_{DC}$ ,  $-4 V_{DC}$ ,  $-5 V_{DC}$ , and 6  $V_{DC}$ . Simulation and FFT results are shown in 1(b) and (c).

# 2.1 Asymmetrical configurations with asymmetrical output voltages:

In preceding section, asymmetrical configuration is introduced, but output voltages produced across each Hbridge are in sym- metric in nature. It is also possible to develop an asymmetric configuration with asymmetrical output voltages. This control strategy allows us to generate large number of output levels

#### Proposed CMLI using sub-multicells:

# 2.2 Proposed asymmetrical multi-cell CMLI:

The suggested irregular multi-cell CMLI includes n equivalent non-isolated dc volts resources which are used to synthesize a multilevel outcome volts by indicates of energy digital changes. The changes used in the topology are of two kinds. Some of them have to prevent both beneficial and negative voltages and perform the present in both guidelines. Therefore, these changes must be bidirectional. The other changes have to hold up against volts only with a specific polarity so that they are unidirectional. When a variety of dc resources per each basic cell (n) = 1, 2 then

unidirectional changes are sufficient to per-form the function of suggested topology. But if nP3 then bidirectional changes need to be integrated. Fig. 7 reveals the multi-cell configuration have only unidirectional changes since each sub-multi mobile comprises merely of two dc resources. Although the suggested configuration can be prolonged to several of volts stages, the changes T1-T4 have to hold up against a volts equivalent to the complete dc volts. This encourages to cascade the multi-cells so that the volts is distributed between the changes which makes it appropriate for greater volts programs, and the suggested sub-multilevel tissues produces the outcome volts of 2 N + 1 stages. In the asymmetric multilevel inverter the value of the dc volts resources used in the different tissues is believed to be different so that more outcome volts stages can be produced using less changing gadgets. Assume that the pth mobile has up equivalent dc volts resources and consider the value of the first mobile dc volts resources to be as follows





Figure 2 The proposed multi-cell CMLI.

# **3. EXISTING PROPOSED MLI TOPOLOGIES**

# 3.1. Proposed topology-I

The contract of Topology-I is verified in Fig. 3a. It contains of two DC volts resources VS1 and VS2, together with capacitors C1 and C2, which forms volts divider panel hobbies. An secure alternate is situated by managed trade S7 and four diodes D7, D8, D9 and D10 which is linked with HSC consisting by using six changes S1, S2, S3, S4, S5 and S6. When the values of the DC volts resources are similar, that is, VS1= VS2 then it may be often called symmetrical MLI otherwise irregular. Topology-I is able to provide 7/9/11level final result with distinctive mixture of DC volts useful resource at the same time integrating handiest seven managed alterations. The outcome volts stage with certain combination of DC volts resource is described in Desk 2. The overall method of the advised Topology-I is established in Fig. 3b.



(a)Circuit diagram of Proposed Topology-I for 9-level Inverter

# 3.2. Proposed Topology-II



(a)Circuit diagram of Proposed Topology-II for 9-level Inverter

| Output levels, V | 'ON' state<br>switches                         | Conducting<br>diodes                            |  |
|------------------|------------------------------------------------|-------------------------------------------------|--|
| 1                | S4,S7                                          | D <sub>6</sub> ,D <sub>7</sub> ,D <sub>10</sub> |  |
| 2                | S4,S5                                          | D <sub>2</sub>                                  |  |
| 3                | S4,S5,S7                                       | D <sub>7</sub> ,D <sub>10</sub>                 |  |
| 4                | S <sub>1</sub> ,S <sub>4</sub> ,S <sub>5</sub> | -                                               |  |
| 0                | -                                              | -                                               |  |
| -1               | S <sub>3</sub> ,S <sub>7</sub>                 | D <sub>5</sub> ,D <sub>8</sub> ,D <sub>9</sub>  |  |
| -2               | S <sub>3</sub> ,S <sub>6</sub>                 | $D_1$                                           |  |
| -3               | S <sub>3</sub> ,S <sub>6</sub> ,S <sub>7</sub> | D <sub>8</sub> ,D <sub>9</sub>                  |  |
| -4               | S <sub>2</sub> ,S <sub>3</sub> ,S <sub>6</sub> | -                                               |  |

Table1. Different switching states for 9-level output

| Components             | Proposed Topology I | NPC | FC | CHB |
|------------------------|---------------------|-----|----|-----|
| Main power<br>switches | 6                   | 16  | 16 | 16  |
| Axillary switch        | 1                   | 0   | 0  | 0   |
| Diodes                 | 10                  | 72  | 16 | 16  |
| Capacitors             | 2                   | 8   | 36 | -   |

 
 Table2. Comparison of different 9-level inverter topologies for symmetrical MLI

The generalization of Topology-I in symmetrical configuration for N-level output is given as

Total number of controlled switches required =

(N + 19)/44 (1)

total number of diodes required = (N + 1) (2)

total number of DC sources required = 2 (3)

total number of capacitors required = (N - 1)/44 (4)

The settings of the suggested Topology-II are proven in Fig. 4a. It's adjustment of Topology-I within the light of generalization for symmetrical and uneven options. Topology-II contains of two secure changes linked with HSC from both the ends. The consisting alternate procedure is furnished by means of two DC volts useful resource along with four capacitors. The general framework of Topology-II is proven in Fig. 3b. It contains sequence relationship of a few essential tissues that can be managed for both formed and irregular options. Each and every cell contains eight managed changes, 14 vigour diodes, two DC resources and 4 capacitors. The DC resource on the left-hand part of HSC is distinctive as VL1, VL2, ..., VLn and on the right-hand a part of HSC is detailed as VR1, VR2, ..., VRn where n signifies form of sequence mobile phone. For shaped approach, the of DC resources are similar and for irregular approach, the of each DC assets are allotted in step with the three specific ways given in Desk 5. In common irregular CHB MLI principles of DC, assets are increased in either binary blend (2:1) or ternary blend (3:1). In nowadays released work of irregular settings of MLI elevated the volts fee as 4:1 in [30], 5:1 in [30] and 7:1 in [31]. The expand in rate of DC volts useful resource above the ternary blend displays almost certainly accomplishing larger variety of outcome degree with reduced form of changes in irregular settings. The one-of-akind mixtures of DC volts resource and corresponding effect phases are described in Desk 5. As a result, in the Topology-II a new standards of DC useful resource mixture (fourth criteria in Desk 5) is determined to get the bigger type of effect phases.



**Impact Factor value: 7.211** 

Fig.4: Proposed Topology-II

(a)Configuration of Proposed Topology-II

#### 4. COMPARISION OF MLI AND SIMULATION RESULTS OF EXISTING TOPOLOGY

#### 4.1 Comparison for symmetrical and asymmetrical MLI:

The topology-I is used for low and medium voltage applications. In comparison of other topologies the switches, diodes, capacitors and DC voltage sources also less. Consequently, cost, complexity, size of topology-I is reduced. This can limits their high -voltage applications.

The topology-II is used for high voltage applications. Which can also reduce the switch count compared to topology-I. Topology-II requires least number of IGBTs when compared to other topologies. The high levels of symmetrical and asymmetrical MLI are mathematically analyzed by using Fourier series transformation.

#### 4.2. Simulation Results for Existing Topology:

To examine the performance of the proposed topologies simulation has been carried out using MATLAB/Simulink. Topology-I is simulated for symmetrical and asymmetrical configurations as 9-level and 11-level inverters, respectively. The simulation result for 9-level and 11-level inverters and their corresponding THD is shown in Figs. 5a,5b and 6a,6b.





Fig:5 Output voltage and corresponding THD for 9-level MLI





Fig:6 Output voltage and corresponding THD for 11-level MLI

#### **NEWLY PROPOSED TOPOLOGY:**

Topology-II is simulated in asymmetrical configuration to obtain 17-level output. The simulation result for 17-level inverter and their corresponding THD is shown in Fig 7a, 7b.



International Research Journal of Engineering and Technology (IRJET) e-ISSN: 2395-0056 IRIET Volume: 05 Issue: 07 | July 2018 www.irjet.net p-ISSN: 2395-0072



Fig.7(b).Output voltage for 17 level inverter



Fig.7(c) Output Voltage and Current waveforms for 17 level inverter



Fig.7.(d) Corresponding THD for 17-level MLI

# 5. NEWLY PROPOSED TOPOLOGY WITH PMSM DRIVE

PMSM (Permanent Permanent magnetic Synchronous Motor) is much used in commercial programs, equipment for the home and software system due to the best quality, great twisting and great management performance. In order to get an excellent twisting management performance, many techniques are examined.

Among the various management techniques, SVPWM (Space Vector Beat Size Modulation) with PI current operator is commonly used for twisting management over PMSM due to a great management performance. A PMSM uses permanent heat included in metal blades to create a continuing magnetic area. The stator provides windings linked with an AC SUPPLY to generate a ROTATING MAGNETIC FIELD.

The settings of recently suggested topology are proven in fig. The irregular 17-level multilevel inverter can be choosing for the PMSM generate as a fill. The corresponding features of PMSM generate and total harmonic distortions also noticed, by using MATLAB/Simulink.



A permanent magnetic synchronous engine (PMSM) is an engine that uses long lasting heat to generate the air gap permanent magnetic area rather than using electromagnets. These engines have significant benefits, gaining the interest of scientists and industry for use in many programs. Two options of permanent magnetic synchronous engine pushes are usually considered based upon on the back-EMF waveform: sinusoidal kind and trapezoidal kind. Then different management techniques (and management hardware) are applied. In this paper, a management for the sinusoidal PMS engine is described.

The Simulation parameter values of 17-level asymmetrical multilevel inverter can be indicated in below table-3. PMSM have delay angles for switching ON and OFF purpose. i.e. 0<sup>0</sup>, 120°, 240° respectively.

| Parameters     | 17-level |
|----------------|----------|
| Source-I       | 2V       |
| Source-II      | 6V       |
| Capacitors ,µF | 1100     |
| R, Ω           | 10       |
| frequency, Hz  | 50       |

Table: 3. Simulation parameter values



Fig: 9. Current output waveform of PMSM drive



Fig:10. Speed Output Waveform of PMSM drive





# 6. CONCLUSION

Multilevel inverter has many advantages, for instance: price, dimension, complexness can be reduced. Moreover, it also minimizes on THD and increases the performance, certainly centred upon on the topology of formed and infrequent configurations of MLI. In this papers infrequent configurations of MLI with complete, as PMSM is recommended. The performance of the PMSM is finally verified through simulation.

# **REFERENCES:**

- Babaei E, Alilu S, Laali S. A new general topology for cascaded multilevel inverters with reduced number of components based on developed H-bridge. IEEE Trans Ind Electron 2014;61(8):3932–9.
- [2] Malinowski Mariusz, Gopakumar K, Rodriguez Jose, Pe rez Marcelo A. A survey on cascaded multilevel inverters. IEEE Trans Ind Electron 2010;57(7):2197– 205.
- [3] Wu JC, Wu KD, Jou HL, Xiao ST. Diode-clamped multilevel power converter with a zero-sequence current loop for three-phase three-wire hybrid power filter. Elsevier J Electr Power Syst Res 2011;81(2):263–70.
- [4] Khoucha Farid, Lagoun Mouna Soumia, Kheloui Abdelaziz, Benbouzid Mohamed El Hachemi. A comparison of symmetrical and asymmetrical three-



phase H-bridge multilevel inverter for DTC induction motor drives. IEEE Trans Energy Convers 2011;26(1):64–72.

- [5] Ebrahimi J, Babaei E, Gharehpetian GB. A new topology of cascaded multilevel converters with reduced number of compo- nents for high-voltage applications. IEEE Trans Power Electron 2011;26(11):3119–30.
- [6] Mokhberdoran A, Ajami A. Symmetric and asymmetric design and implementation of new cascaded multilevel inverter topology. IEEE Trans Power Electron 2014;29(12):6712–24.
- [7] Esfandiari Ehsan, Mariun Norman Bin. Experimental results of 47-level switch-ladder. IEEE Trans Ind Electron 2013;60(11): 4960–7.
- [8] Tsang Kai-Ming, Chan Wai-Lok. Single DC source three phase multilevel inverter using reduced number of switches. IET Power Electro 2014;7(4):775–83.
- [9] Perez M, Rodriguez J, Pontt J, Kouro S. Power distribution in hybrid multicell converter with nearest level modulation. In: Proceedings of ISIE. p. 736–41.
- [10] Gupta KK, Jain S. Comprehensive review of a recently proposed multilevel inverter. IET Power Electron 2014;7(3):467–79
- [11] Babaei E, Hosseini SH. Charge balance control methods for a class of fundamental frequency modulated asymmetric cascaded multilevel inverters. J Power Electron 2011;11(6):811–8.
- [12] Miranbeigi Mohammadreza, Iman-Eini Hossein, Asoodar Moh- sen. A new switching strategy for transformer-less back-to-back cascaded H-bridge multilevel converter. IET Power Electro 2014;7 (7):1868–77.
- [13] Multilevel inverter. J Energy Convers Manage 2009;50(11): 2761–7.
- [14] Babaei E, Moeinian MS. Asymmetric cascaded multilevel inverter with charge balance control of a low resolution symmetric subsystem. J Energy Convers Manage 2010;51(11):2272–8.