# A Review of Multiplier using Feed through Logic

# TUSHAR MANOHAR FALE<sup>1</sup>,SHRIKANT J. HONADE<sup>2</sup>, Dr. VIJAY R. RATHOD<sup>3</sup>

<sup>1</sup>Dept. Of Electronics and Telecommunication, G H Raisoni College of Engineering and Management, Sant Gadge Baba Amravati University Amravati India.

<sup>2</sup>Assistant Professor. G H Raisoni College of Engineering and Management, Sant Gadge Baba Amravati University Amravati India.

<sup>3</sup>Principal<u>,</u> G H Raisoni College of Engineering and Management, Sant Gadge Baba Amravati University Amravati India<u>.</u>

**Abstract--** The low power and high performance design of VLSI circuit using a new CMOS logic family called feedthrough logic. Low power VLSI circuits have become important criteria for designing the energy efficient for high performance and portable devices. For designing the digital signal processing more efficient Multiplies are the main structure. Now a day's multiplier plays most important role in the microprocessor and the digital signal processor and many electronics devices. When the standard CMOS technologies is compared with the FTL arithmetic circuits it gives low and efficient power. The circuit which consist large critical path and cascaded inverting gates then FTL is more convenient for design. The FTL circuit has low dynamic power consumption. The simulation of this circuit is carried out on CMOS process technology.

# *Keywords: Multiplier, Feedthrough logic (FTL) dynamic CMOS logic, low power adder, CMOS logic circuit.*

### **I. INTRODUCTION**

Today Multipliers plays an important role in digital signal processing and different applications. Such as microprocessor, DSP these are the high performance circuit etc. which are design by using addition and multiplication of two binary numbers and used for arithmetic operations. More than 70% instructions in microprocessors and DSP algorithm perform on addition and multiplication [7].

So, these operation dominates the execution time. So, there is need of high speed multiplier. Nowadays there is demand of high speed processing and power consumptions device i.e. computers and signal processing application are increased [9].

A new logic family is introduced known as feedthrough logic [5] which improves the performance of logic circuits basically for having long logic depth with reduced power dissipation [6].This logic works properly with domino concept for cascaded logic, differential style and multiple output with iterative networks has shown high design flexibility with the feature of partial evaluation of output before getting a valid input. This feature results in very fast evaluation of output in computational block [10].

# **II. DYNAMIC CIRCUIT**

Dynamic circuits have high performance and low power consumption than static CMOS[1,2] which are being increasingly used due to their compactness and introduction of pre charge and evaluation phase using clock. However excessive power dissipation due to switching and clock activities, less noise margin due to charge leakage and charge sharing and requirement of additional inverter for cascading are the major drawbacks of this logic circuit. In order to reduce excessive power dissipation in dynamic gate various power gating techniques such as dual supply voltage and dual threshold voltage [3, 4] are prosed in the literature.

Major advantage of feedthrough logic [5] is which does not require any additional circuits like keeper circuits for the reduction of leakage power and FTL can be cascaded without the use of inverters. In this paper a modified FTL based dynamic circuit is proposed for improved power reduction and better performance.

The power dissipation in CMOS logic is given by

#### P total = P static + P dynamic + P short circuit

Total power is the sum of static, dynamic and short circuit power. Static power means the power dissipated when the power supply is on. It is equivalent to the product of supply voltage and leakage current. Dynamic power is the power dissipated due switching activity. Dynamic power of a logic circuit is proportional to capacitance of the node, total swing of voltage and switching activity. Short circuit power is the power dissipated due to short circuit current from supply voltage to ground. It is equal to the product of supply voltage and total short circuit current in that network [10].

| Multiple International Research Journal of Engineering and Technology (IRJET) |               | e-ISSN: 2395-0056 |
|-------------------------------------------------------------------------------|---------------|-------------------|
| RJET Volume: 05 Issue: 07   July-2018                                         | www.irjet.net | p-ISSN: 2395-0072 |

#### **III. BASIC FTL PRINCIPLE**

The basic structure of FTL is shown in Figure 1. It consist a NMOS reset transistor Tm for resetting the output node to low logic level, a pull up PMOS load transistor Ts and an NMOS block. Ts and Tm controlled by the clock signal CLK. The basic principle of operation of a FTL circuit was presented in [3] and is briefed here. When CLK is high i.e. reset phase, Tm turned on and the output node pulled to ground through Tm. When CLK goes low i.e. evaluation phase *Tm* is turned off and the output node conditionally evaluates to logic high i.e. V<sub>OH</sub> or low i.e. V<sub>OL</sub> depending upon input to NMOS block. A long chain of inverter is designed using FTL structure. When CLK=1, all the output nodes are at logic zero. When CLK goes low, the output node of all inverters rises to the gate threshold voltage  $V_{TH}$ . At this point any small variation in the input node causes a fast variation in voltage at the output node.



**Figure 1**: Feed through logic [9]

In the multiplier the low power consumption is more important issue while designing. To reducing dynamic power which is a major part of total power consumption so the need of high speed and low power multiplier has increased. Designer mainly concentrate on high speed and low power efficient circuit design. The main function of good multiplier is to provide high speed and low power consumption unit [9].

#### **IV. METHODOLOGY**

In this, the multiplier will be design by using new approach i.e. feed through logic. All the proposed multiplier are design through the new concept i.e. FTL for the low power and efficient energy. Our main focus area will be the power optimization in CMOS design circuit as it is the need of today's world. The design of multiplier using FTL is under process and the complete flow chart of the designing process is shown in Figure 2.



#### Figure 2: Flow chart

#### **V. CONCLUSION**

The outcomes of the proposed research work may have several applications in the field of microprocessors digital signal processing units and different electronics equipment's. In these applications the addition and 2-bit, 4bit and 8-bit multiplication will be often used. The proposed work will be used to design the low power multiplier. Multiple optimization technique will be incorporated to reduce the power consumption and to increase the energy. Reduction of power will help to increase the performance of the CMOS circuit. In this way, FTL logic plays important role in reducing the dynamic power of CMOS circuits.

#### **Applications-**

1. Increased the speed of microprocessors and different DSP processors.

2. Proposed logic will helps in designing. Low power and high speed and efficient energy for the multiplication.

### REFERENCES

- [1] J.M. Rabaey, A. Chandrakasan, B. Nikolic, "Digital Integrated Circuits: A Design perspective" 2e Prentice-Hall, Upper saddle River, NJ, 2002.
- [2] S. M. Kang, Y. Leblebici, "CMOS Digital Integrated Circuits: Analysis & Design", TATA McGraw- Hill Publication, 3e, 2003.
- [3] N. Weste, K. Eshraghian, "Principles of CMOS VLSI Design, A systems perspective", Addision Wesley MA, 1988.
- [4] A novel variation-aware low-power keeper architecture for wide fan-in dynamic gates. Dadgour, H.F.Joshi, R.V.Banerjee, K.Design Automation Conference,2006 43rd ACM/IEEE, 2006.
- [5] V. Navarro-Botello, J. A. Montiel-Nelson, and S. Nooshabadi, "Analysis of high performance fast feedthrough logic families in CMOS," IEEE Trans. Cir. & syst. II, vol. 54, no. 6, Jun. 2007, pp. 489-493.
- [6] Sahoo, S.R. Mahapatra, K.K,"Performance analysis of modified feedthrough logic for low power and high speed", Advances in Engineering, Science and Management (ICAESM), 2012 International Conference on Publication Year: 2012R.
- [7] Naveen Kumar, Manu Bansal, Navnish Kumar,"VLSI Architecture of Pipelined Booth Wallace MAC unit" International Journal of Computer Application(0975-8887)
- [8] Fayed, Ayman A., Bayoumi, Magdy A., "A Merged Multiplier-Accumulator for high speed signal processing applications", and IEEE International Conference on Acoustics, Speech, and Signal Processing (ICASSP), pp. 3212-3215, 2002.
- [9] Soniya, Suresh Kumar, "A Review of Different Type of Multiplier and Multiplier-accumulator Unit", IJETTCS, 2013, vol-2, issue4.
- [10] Arjun Dev,R. K. Sharma, Mayur Varshney, "A new design technique for low power dynamic feedthrough logic with delay element", Global Conference on Communication Technologies (GCCT),2015,pp197-201

- [11] Sauvagya Ranjan Sahoo, Kamala Kanta Mahapatra "Performance analysis of modified Feedthrough Logic for Low Power and High Speed", IEEE 2012.
- [12] K.S. Yeo, K. Roy, "Low- Voltage, Low-Power VLSI Subsystems".
- [13] A.P.Chandrakasanand R.W.Broderson, "Low Power Digital CMOS Design," Kluwer Academic, 1995.

# BIOGRAPHIE



**Tushar Manohar Fale** is a master degree candidate in Electronics & Telecommunication Engineering of GHRCEM, Amravati at SGB Amravati University. He received his B.E. degree in Electronics Engineering from RTM Nagpur University.