

# **Design of Symmetrical Seven Level Multi Level Inverter**

Mr. Mohith R<sup>1</sup>, Mr. Dayananda T B<sup>2</sup>

<sup>1</sup>Associate Professor in Electrical and Engineering, Dr. Ambedkar institute of technology, Bengaluru , India <sup>2</sup>Department of Electrical and Electronics Engineering, Dr. Ambedkar institute of technology, Bengaluru, India \*\*\*

#### ABSTRACT

The major problem of conversion using power electronic switches is harmonic content at the output. Harmonics can be minimized by decreasing the number of switches by cascaded multilevel inverter (CMLI). The developed topology requires eight switches for seven level inverter will produce same output as conventional one. SVPWM technique is instigated to generate gate pulse to switches. The multilevel inverter perform well in both positive and negative half cycles as well as performance parameters improved in reducing total harmonic distortion in output voltage. The proposed MLI model compared and verified by MATLAB.

Keywords: Metal Oxide Semiconductor Field Effect Transistor (MOSFET), Multi Level Inverter (MLI), H-Bridge (H-B), Total Harmonic Distortion (THD), Cascaded Multi Level Inverter (CMLI), Space Vector Pulse Width modulation (SVPWM) etc.

### **1. INTRODUCTION**

In recent days, industries and domestic consumers required electricity with high power quality and more reliability. Conventional two level inverters are operated at high frequency to reduce the switching losses and harmonic distortion which leads to poor efficiency. Hence the implementation of MLI in industries have been increased, as it exhibits reduced THD. Cascaded multilevel inverter includes DC source with low frequency transformer and switches. The topology designed with seven level MLI and eight switches produce conventional Output. In cascaded H-bridge MLI topology, all units will have same value of dc voltages. Use of extra electronic switches and dc sources become complex in control technique. The symmetrical topology with eight switches and single voltage source can be connected in series by three capacitors.

# 2.FULL BRIDGE CONVERTER

The reduced switches of MLI produced seven level output like bridge rectifier uses number of switches as eight which results reduce switching losses. The voltage divider is made of three capacitor connected in series. After passing power through the capacitor the voltage divider divides the supply voltage and then supplied to the Hbridge made of MOSFETs and four diodes.



Fig No.1: FULL BRIDGE CONVERTER

#### MODE 1



#### Fig No.2

For the output voltage level,  $V_0 = \frac{1}{3}$  Vi, the MOSFET 1 is operate only ON during first half cycle. The MOSFET 5 and MOSFET 8 are also operated and the energy is delivered by capacitor C1 i.e.  $\frac{1}{3}$  Vi.

ISO 9001:2008 Certified Journal | Page 368





Fig No.3

For the output voltage level,  $V_0 = \frac{2}{3}V_i$ , the MOSFET 1 and MOSFET 4 are operated as ON state during first half cycle . The MOSFET 5 and MOSFET 8 are also operated as ON state and the energy is delivered by capacitor C1 and C2 i.e. <sup>2</sup>/<sub>3</sub>Vi.

### MODE 3





For the output voltage level, V0 = Vi, the MOSFET 1 and MOSFET 2 are operated ON state during first half cycle. The MOSFET 5 and MOSFET 8 are also switched ON and energy is delivered by capacitor C1, C2 and C3 i.e. Vi.

**MODE 4** 



Fig No.5

For the output voltage level,  $V_0 = -\frac{1}{3}$  Vi, the MOSFET 2 is operated ON for the first half cycle. The switches MOSFET 6 and MOSFET 7 are also operated ON state and the energy is delivered by capacitor C3 i.e. -1/3Vi.

# MODE 5





For the output voltage level,  $V_0 = -\frac{2}{3}V_i$ , the MOSFET 2 and MOSFET 3 are operated on state during second half cycle. The switches MOSFET 6 and MOSFET 7 are operated on state during first half cycle and the energy is delivered by capacitor C3 and C2 i.e.- <sup>2</sup>/<sub>3</sub>Vi.

#### MODE 6



Fig No.6

For the output voltage level, V0 = -Vi, the MOSFET 2 and MOSFET 1 are operated ON state. The MOSFET 6 and MOSFETT 7 are also operated ON state during first half cycle and the energy is delivered by capacitor C1, C2 and C3 i.e. - Vi.

| V0             | S<br>1 | S<br>2 | S<br>3 | S<br>4 | S<br>5 | S<br>6 | S<br>7 | S<br>8 | C<br>1 | C<br>2 | C<br>3 |
|----------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 1/             |        |        |        |        |        |        |        |        |        |        |        |
| 3Vi            | 1      | 0      | 0      | 0      | 1      | 0      | 0      | 1      | 1      | 0      | 0      |
| 2/3            |        |        |        |        |        |        |        |        |        |        |        |
| Vi             | 1      | 0      | 0      | 1      | 1      | 0      | 0      | 1      | 1      | 1      | 0      |
| Vi             | 1      | 1      | 0      | 0      | 1      | 0      | 0      | 1      | 1      | 1      | 1      |
| 0              | 0      | 0      | 0      | 0      | 1      | 0      | 1      | 0      | 0      | 0      | 0      |
| -<br>1/3<br>Vi | 0      | 1      | 0      | 0      | 0      | 1      | 1      | 0      | 0      | 0      | 1      |
| -<br>2/3<br>Vi | 0      | 1      | 1      | 0      | 0      | 1      | 1      | 0      | 0      | 1      | 1      |
| -Vi            | 1      | 1      | 0      | 0      | 0      | 1      | 1      | 0      | 1      | 1      | 1      |

Table- 1 Output voltage levels for proposed 7-level MLI

# 4. CONCLUSION



The input voltages obtained for the seven levels Multi level inverter are 0, Vi,1/3Vi,2/3Vi,-Vi,-1/3Vi,-2/3Vi.



Fig No.7 Simulation circuit of 7 Level MLI



Fig No.8 Output voltage waveform





In this project THD value is reduced to 22.96 percent from 33.96 percent because of the proposed topology uses minimum number of switches. The lower order harmonics can also eliminated by using conventional static harmonic elimination technique. By using eight switches and single DC source.

# REFERENCES

[1] Kamaldeep and J. Kumar, "Performance analysis of H-Bridge multilevel inverter using Selective Elimination and Nearest Level Control technique," 2015 International Conference on Electrical Electronics, Signals, Communication and Optimization(EESCO), Visakhapatnam, pp. 1-5, 2015.

[2] Mengstu Fentaw Negash, Udaya Bhasker Manthati " **Development of 7-level Cascaded H-bridge Inverter Topology for PV applications**" Assistant Professor, EE Department, NIT-W, Warangal-2016, Telangana, India.

[3] Dr. R. Arulmozhiyal a, Dr. M.Murali b, and K.R. Manjeri **"Design and Analysis of 7 Level Multilevel Inverter for Industrial Applications"** Sona college of Technology, Salem, India Published online: 20 April 2021.

[4] Sanoop P, Vinita Chellappan **"Seven Level Inverter topologies: A Comparative study"** IEEE Transaction on Power electronics 2016.

[5] Sumit Kumar Rai, Dr. Lini Mathew, Dr. Shimi S.L "Software and Hardware Implementation of a seven Level Inverter with Low Component count" IEEE Transactions Power Electronics, vol. 33, no. 7, pp. 5937– 5948, 2017.

[6]Wahyu Mulyo Utomo1\*, Affarulrazi, international Journal of Engineering and Technology, 7(2.6) 2018 327-330. 2019

[7] Anup Kumar Panda & Sushree Sangita Patnaik 2015, "Analysis of cascaded multilevel inverters for active harmonic filtering in distribution networks", Electrical Power and Energy systems, vol. 66, pp. 216-226.

[8] Bakhshizadeh Dowlatabadi, M, Iman-Eini, H & Blaabjerg, F 2015, **"Selective Harmonic Elimination in Asymmetric Cascaded Multilevel Inverters Using a New Low-frequency Strategy for Photovoltaic Applications"**, Electric Power Components and Systems, vol. 43, no. 8-10, pp. 964-969.

[9] Basavaraja, DS, Kulkarni, AD & Anandhapadmanabha, T 2015, **"A Modular Single-Phase Multistring Multilevel Inverter Topology for Distributed Energy Resources"**, Procedia Technology, vol. 21, pp. 569- 574.

[10] Ebrahim Babaei, Sara Laali & Sepideh Bahravar 2015, "A new Cascaded Multi –level Inverter Topology with Reduced Number of Components and Charge Balance Control Methods Capabilities", Electric Power Components and systems, vol. 43, no. 19, pp. 2116- 2130.

[11] Atithi B. Patel, Hiren H. Patel, **"Control of asymmetric cascaded H Bridge multilevel inverter,"** International Journal of Current Engineering and Scientific Research (IJCESR) Volume-2, Issue-7, 2015.

[12] K. Mahendran, Dr. S.U. Prabhu, **"An Experimental investigation on implementation of advanced cascaded multilevel inverter for Renewable Energy applications,"** International Journal of Innovations in Engineering and Technology (IJIET), ISSN: 2319-1058, Volume-7,Issue-1, 2016.